International Journal of Advances in Science, Engineering and Technology(IJASEAT)
.
Follow Us On :
current issues
Volume-9,Issue-2  ( Apr, 2021 )
Statistics report
Sep
Submitted Papers : 80
Accepted Papers : 10
Rejected Papers : 70
Acc. Perc : 12%
  Journal Paper


Paper Title :
Pdn Optimization Of 3dic’s Using Tsv Technology

Author :Mallikarjun.P.Y, Y.S.Kumarswamy

Article Citation :Mallikarjun.P.Y ,Y.S.Kumarswamy , (2014 ) " Pdn Optimization Of 3dic’s Using Tsv Technology " , International Journal of Advances in Science, Engineering and Technology(IJASEAT) , pp. 68-72, Volume-1,Issue-3

Abstract : Through Silicon-via [TSV] and die-stacking are the two important technologies available for three-dimensional Integrated Circuits [3D IC’s]. This TSV technology brings the performance improvement through the reduction of wire length and footprint area. But compared to 2-D IC’s, the 3-D IC’s have several challenges for power delivery network design due to larger supply currents and longer power delivery paths. In 3-D IC, the power delivery network with flip chip package is mainly compared of Power/Ground [P/G] bumps and P/G TSV’s. It is very important to optimize their P/G bumps and P/G TSV’s together by satisfying the IR-drop constraints because the number of P/G bumps is limited and the size of P/G TSV is larger than that of standard cell. In this paper, we obtained an effect of the number of power bumps and power TSV’s on the IR-drop in 3-D IC floor plan level and proposed the methodology, which will optimizes the number and position of both power bumps and power TSV’s at a time.

Type : Research paper

Published : Volume-1,Issue-3


DOIONLINE NO - IJASEAT-IRAJ-DOIONLINE-337   View Here

Copyright: © Institute of Research and Journals

| PDF |
Viewed - 33
| Published on 2014-01-22
   
   
IRAJ Other Journals
IJASEAT updates
Volume-9,Issue-2(April, 2020)
The Conference World

JOURNAL SUPPORTED BY