International Journal of Advances in Science, Engineering and Technology(IJASEAT)
.
Follow Us On :
current issues
Volume-9,Issue-3  ( Jul, 2021 )
Statistics report
Nov
Submitted Papers : 80
Accepted Papers : 10
Rejected Papers : 70
Acc. Perc : 12%
  Journal Paper


Paper Title :
New Leakage Reduction Techniques

Author :P.S.G. Sridevi, P.V.K. Chaitanya

Article Citation :P.S.G. Sridevi ,P.V.K. Chaitanya , (2013 ) " New Leakage Reduction Techniques " , International Journal of Advances in Science, Engineering and Technology(IJASEAT) , pp. 42-45, Volume-1,Issue-1

Abstract : This paper aims at designing SRAM memories with less power dissipation by reducing gate leakage current and sub threshold leakage current. The IWLVC cell structure results in reduced gate voltages for the NMOS pass transistors, and thus lower the gate leakage current. It reduces the sub-threshold leakage current by increasing the ground level during the idle (inactive) mode. The PPSRAM cell structure makes use of PMOS pass transistors to lower the gate leakage current. The SKPP-SRAM cell structure uses the Sleepy Keeper transistors which reduces the Static Power of the circuit. Compared to a conventional SRAM cell, the IWLVC cell structure decreases the total gate leakage current and also the idle power and increases the access time while the PPSRAM cell structure reduces the total gate leakage current and the idle powerbut with no access time degradation. SKPP-SRAM reduces the Static Power of the circuit

Type : Research paper

Published : Volume-1,Issue-1


DOIONLINE NO - IJASEAT-IRAJ-DOIONLINE-294   View Here

Copyright: © Institute of Research and Journals

| PDF |
Viewed - 29
| Published on 2014-01-22
   
   
IRAJ Other Journals
IJASEAT updates
Volume-9,Issue-2(April, 2020)
The Conference World

JOURNAL SUPPORTED BY